• 文献标题:   Contacting graphene in a 200 mm wafer silicon technology environment
  • 文献类型:   Article
  • 作  者:   LISKER M, LUKOSIUS M, KITZMANN J, FRASCHKE M, WOLANSKY D, SCHULZE S, LUPINA G, MAI A
  • 作者关键词:   graphene, cmos compatible, encapsulation, contact resistance, tlm
  • 出版物名称:   SOLIDSTATE ELECTRONICS
  • ISSN:   0038-1101 EI 1879-2405
  • 通讯作者地址:   IHP
  • 被引频次:   0
  • DOI:   10.1016/j.sse.2018.02.010
  • 出版年:   2018

▎ 摘  要

Two different approaches for contacting graphene in a 200 mm wafer silicon technology environment were tested. The key is the opportunity to create a thin SiN passivation layer on top of the graphene protecting it from the damage by plasma processes. The first approach uses pure Ni contacts with a thickness of 200 nm. For the second attempt, Ni is used as the contact metal which substitutes the Ti compared to a standard contact hole filling process. Accordingly, the contact hole filling of this "stacked via" approach is Ni/TiN/W. We demonstrate that the second "stacked Via" is beneficial and shows contact resistances of a wafer scale process with values below 200 Ohm mu m.