• 文献标题:   Scalable Electrical Compact Modeling for Graphene FET Transistors
  • 文献类型:   Article
  • 作  者:   FREGONESE S, MAGALLO M, MANEUX C, HAPPY H, ZIMMER T
  • 作者关键词:   circuit, spice, compact, electrical, graphene, large signal, model, transistor
  • 出版物名称:   IEEE TRANSACTIONS ON NANOTECHNOLOGY
  • ISSN:   1536-125X EI 1941-0085
  • 通讯作者地址:   Univ Bordeaux
  • 被引频次:   61
  • DOI:   10.1109/TNANO.2013.2257832
  • 出版年:   2013

▎ 摘  要

A new scalable electrical compact model for the Graphene FET devices is proposed. Starting from Thiele's quasi-analytical model, the equations are modified to be fully compatible with SPICE-like circuit simulation. Compared to Meric et al. model, the charge model is improved. This large signal model has been implemented in Verilog-A code and can be used for simulation in a standard circuit design environment such as Cadence or ADS. This model has been verified using different measurements from the literature, and furthermore, its scalability is demonstrated.